# **Exercise**

Finish the following lab and answer the questions.

- 1. How long is the setup time and hold time of the flipflops used in the design?
- 2. What is the largest delay of the combinational paths, and how fast can the GCD operate?
- 3. How many standard cells included in the GCD?
- 1. Setup EDA Environment

```
% setdt vcs
% setdt syn
```

- 2. Synthesize GCD
- a) Copy the file /js1/songch/DA\_VLSI/DA\_VLSI\_Lab3.tgz to your home directory.
- b) Extract the files % tar zxvf DA\_VLSI\_Lab3.tgz, and enter this directory.
- c) Remove simulation module from gcd\_rtl\_2009.v and save as the new file gcd\_rtl\_2009\_syn.v.
- d) % dc\_shell-t
- e) If the dc\_shell-t invoked successfully, you will get the following command prompt.

```
dc_shell>
dc shell>source ./rm setup/dc setup.tcl
```

// Setup variables and libraries

//If you want to write your own setup script, you can refer Step e in the following tutorial.

```
dc_shell> analyze -format verilog ./verilog/gcd_rtl_2009_syn.v // translate the
```

verilog descriptions, here we place the Verilog source file in the directory ./verilog

f) To confirm the circuits you read in, you can run the following commands

```
dc_shell> list_designs // Show what are read into the memory dc_shell> current_design // show the name of current design dc_shell> list_libs // Show the library read into the memory
```

```
(saed32rvt_ss0p95v125c, etc.)
```

```
dc_shell> all_inputs // show all the input
ports dc_shell> all_outputs // show all
the output ports
```

To constrain your design

dc\_shell> create\_clock -period 5 [get\_ports clk] // Please see the appendix for the basic constraints.

#### g) To optimize your circuits

#### dc\_shell> compile or compile\_ultra

// optimization, compile/compile\_ultra (use 'man command\_name' to view the manual of the command)

After you optimize the circuits, you can confirm the performance, area and power.

```
dc_shell> check_design  // check the synthesized results
dc_shell> report_timing
dc_shell> report_area
dc_shell> report_power
```

#### h) To save your optimized circuit

#### 3. Optimize the Control Unit Module of GCD

- a) A RTL design for computing greatest common divisor (GCD) is shown in Lab 2.
  In the example, the FSM with three states, WAIT, CALC, and DONE, is used to control the data path unit.
  Here, you are asked to devise a four-state FSM, shown in the following figure, for the control unit of GCD.
- b) You may use the code for lab3 and just implementing the FSM in Verilog by modifying the control unit module **gcdGCDUnitCtrl**.
- c) Verify the functionality by simulation.
- d) Synthesize your Verilog code to Gate-level Netlist.



#### Tips:

After you exit design compiler occasionally, you can invoke the dc\_shell-t, and use the following commands to read the synthesized result.

dc\_shell> source dc\_setup.tcl // Setup variables and libraries dc\_shell>read\_ddc ./results/gcd\_map.ddc

Please refer to http://staff.ustc.edu.cn/~songch/da-ug.htm for the following resources

- 1. Verilog-basics-2 for the Verilog HDL.
- 2. Documents for Design Compiler: http://202.38.80.152/dc\_doc/tcoug.pdf (Synopsys Timing Constraints and Optimization User Guide)

Please read the error information carefully if any.

#### Constraining your design

- Design Compiler generates gate-level circuits with given design constraints satisfied.
  - Without constraints, DC cannot optimize
- Design Constraints
  - Design rules from technology library
  - Optimization Constraints
    - Timing, Area, etc.
- Constraint priorities
  - Design rule, Timing, Area

#### **Optimization Constraints**

Maximum delay constraint

For combinational circuits, setup the target delay

- set\_max\_delay 10 -from [all\_input] -to [all\_output]
- Maximum area constraint
  - set\_max\_area 0
- Clock setup
  - create\_clock -period 10 [get\_ports clk]

Define a clock with source at port clk and period 10

### **Setup time constraint**

By defining a clock, the combinational paths between registers must satisfy the setup time constraint.



- The combinational paths from intput ports to registers must meet the setup time constraints
  - set\_input\_delay 5 -clock clk [get\_ports input\_port\_name]



t<sub>input</sub> + t<sub>pd2</sub> + t<sub>setup</sub> ≤ t<sub>cycle</sub> t<sub>input</sub>: the external input delay

- The combinational paths from registers to output ports must meet the setup time constraints
  - set\_output\_delay 5 -clock clk [get\_ports output\_port\_name]



 $t_{output} + t_{pd1} + t_{pcq} \le t_{cycle}$  $t_{output}$ : the external output delay

#### **Timing Analysis**

- **Do setup and hold check for all the combinational paths (static timing analysis)** 
  - **■** report\_timing (dc\_shell command)
  - -delay maximum : [default]report the paths with maximum delay
  - -delay minimum: report the paths with minimum delay

#### **Examples**



# Critical Path Summary

1. Start point, endpoint, library, wire load model

2. Path type

max: **setup** time check min: **hold** time check.

## **Critical Path Details**

Incr: Increased delay

Path: Accumulated Delay

## Setup Timing Check for the critical path

clock\_network\_delay: clock skew library\_setup\_time: setup time

for registers

**Slack**: the margin between the arrival time and required time.

MET: constraints met (positive) VIOLATED: constraints violated

 $\mathbf{t}_{\mathsf{pcq}}$ clock clock (rise edge) 0.00 0.00 0.00 r 0.15 r 0.15 r 0.15 0.26 0.15 0.40 0.61 0.21 0.21 0.21 0.21 0.21 0.83 1.04 1.25 1.47 1.68 0.21 0.21 0.21 0.21 0.21 1.89 2.11 2.32 2.53 2.75 2.96 3.17 0.21 0.21 0.21 0.21 3.39 3.62 (gcd\_dpath\_DW01\_sub\_0) 3.62 3.67 f 3.75 r 3.75 r 3.75 r 0.05 0.08 gcddatapath/A\_reg[15]/0 (DFFPOSX1) data arrival time 0.00 clock clock (rise edge)
clock network delay (ideal)
gcddatapath/A reg[15]/CLK (DFFPOSX1)
library setup ime 5.00 0.00 5.00 5.00 r 4.82 **t**setup data required time data required time data arrival time 4.82 -3.75  $t_{pcq} + t_{pd} + t_{setup} \le t_{cycle}$ slack (MET) 1.06

#### **Clock Skew**

clock skew + reserved margin before the layout

- set\_clock\_uncertainty-setup time\_value [get\_clocks clk]
- setup time check
  - Use the possible earliest arrival time of clock edge
- Nold time Check
  - Use the possible latest arrival time of clock edge

